

# White Paper

# A Tour beyond BIOS Memory Map Design in UEFI BIOS

Jiewen Yao Intel Corporation

Vincent J. Zimmer Intel Corporation

February 2015

## **Executive Summary**

This paper introduces the design of the memory map in a UEFI BIOS.

### Prerequisite

This paper assumes that audience has basic EDKII/UEFI firmware development experience.

## **Table of Contents**

| Overview                                   | 4  |
|--------------------------------------------|----|
| Introduction to memory map                 | 4  |
| Memory Map – Hardware Perspective          | 5  |
| System Memory                              | 5  |
| Memory Mapped IO                           | 8  |
| Memory Map – Firmware Perspective          | 10 |
| Memory Map in PI specification (PEI Phase) | 10 |
| Memory Map in PI specification (DXE Phase) | 13 |
| Memory Map in UEFI specification           | 14 |
| Memory Map – OS Perspective                | 16 |
| Memory Map in UEFI specification           | 16 |
| Memory Map in ACPI specification           | 18 |
| Memory Map in S3 resume                    | 19 |
| Memory Map in S4 resume                    | 19 |
| Put it all together                        | 22 |
| Conclusion                                 | 23 |
| Glossary                                   | 24 |
| References                                 | 25 |

## **Overview**

The main job of BIOS is to initialize the platform hardware and report information to generic operating system. The memory map is one of most important information. Only if operating system knows how the memory is allocated, it can load the kernel, driver and application to right place.

In this paper, we will discuss how memory map is reported in a UEFI BIOS, and how OS or OS loader can leverage the memory type and attribute defined in UEFI specification to do protection.

#### Introduction to memory map

"Memory map" here means to a structure of data (which usually resides in memory itself) that indicates how memory is laid out. "Memory" here means the storage which can access by processor directly.

Typical memory map includes the storage accessed by processor directly.

- 1) Physical memory. E.g. main memory, SMRAM (SMM stolen memory), integrated graphic stolen memory.
- 2) Memory Mapped IO. E.g. PCI-Express Memory Mapped Configuration Space, PCI device MMIO BAR, CPU Local APIC, legacy video buffer, memory mapped flash device, TPM memory map configuration space.

Memory map does not includes:

- 1) Cache. E.g. CPU internal cache
- 2) Disk. E.g. ATA hard driver, SCSI hard drive, CDROM/DVDROM, USB storage device.

#### **Summary**

This section provided an overview of memory map.

## Memory Map - Hardware Perspective

In this chapter, we will discuss the memory map from hardware perspective. We will use typical Intel x86 platform as example.

### **System Memory**

The system memory means the main dynamic random access memory (DRAM). It can be classified as below:

- 1) Legacy region less-than 1MiB
- 2) Main memory between 1MiB and 4GiB
- 3) Main memory great-than 4GiB

Legacy Region is for legacy OS or device consideration. (See figure 1) It is divided into following area:

- 0–640KiB (0-0xA0000): DOS Area. The normal DRAM is for legacy OS (DOS) or boot loader usage.
- 640–768KiB (0xA0000-0xC0000): SMRAM/Legacy Video Buffer Area. This region can be configured as SMM memory, or mapped IO for legacy video buffer.
- 768–896KiB (0xC0000-0xE0000): Expansion Area for legacy option ROM. This region is DRAM and could be locked to be read-only.
- 896KiB–1MiB (0xE0000-0x100000): System BIOS Area. This region could be DRAM or could be configured as memory IO to flash region.



Figure 1

The main memory between 1MiB and 4GiB is for traditional OS. (See figure 2) However, memory region just below 4GiB is occupied by memory-mapped IO, like flash, CPU APIC, TPM. There is a dedicated register Top of Low Usable DRAM (TOLUD) to indicate the bar. Memory between 1MiB and TOLUD is divided into following area:

- Normal DRAM: Used by OS.
- ISA Hole (15MiB–16MiB): Optional feature. If enabled, the normal DRAM is disabled by opening the hole.
- Protected Memory Range (PMR) below 4GiB: Programmable optional feature. If enabled, this DRAM cannot be accessed by DMA.
- DRAM Protected Range (DPR): Optional feature. If enabled, this DRAM cannot be accessed by DMA.
- Top memory for SMM: TSEG (Top Segment) SMRAM. If enabled, this DRAM can be access if and only if CPU in SMM mode.
- Top memory for SMM: TSEG (Top Segment) SMRAM. If enabled, this DRAM can be access if and only if CPU in SMM mode.
- Top memory for integrated graphic device (IGD): IGD stolen memory. If enabled, this DRAM is served for IGD.
- Top memory for Intel Manageability Engine (ME): ME stolen memory. If enabled, this DRAM is served for ME. If the total memory is greater-than-4GiB, the ME stolen memory will be greater-than-4Gib. So this region is always on top of physical memory and it is not covered by TOLUD.



The main memory greater-than 4GiB is also for traditional OS. (See figure 3) If there is DRAM between TOLUD and 4GiB, this memory can be reclaimed by chipset, to map to greater-than 4GiB. There is a set of dedicated register Reclaim BASE/SIZE to indicate the remap action. As a result, the physical memory view (from DRAM controller) might be less-than-4GiB, while the system memory view (from Host CPU) could be greater-than-4GiB. There is a dedicated register Top of Upper Usable DRAM (TOUUD) to indicate the bar for highest system memory. Memory greater-than-4GiB has below area:

- Normal DRAM: Used by OS.
- Protected Memory Range (PMR) above 4GiB: Programmable optional feature. If enabled, this DRAM cannot be accessed by DMA.
- Top memory for Intel Manageability Engine (ME): ME stolen memory. If enabled, this DRAM is served for ME. This region is always on top of physical memory and it is not covered by TOUUD.



7

#### A typical hardware memory map on an X86 platform is like below (2GiB):

### **Memory Mapped IO**

The memory mapped IO provides methods of performing input/output between the CPU and peripheral devices. (See figure 4) In a typical x86 platform, there are BIOS (flash area), MSI interrupts, CPU local APIC, I/O APIC, PCI Express configuration space, TPM device space.



Figure 4

This paper will focus more on system memory. Since the memory-mapped IO is platform specific, please refer to chipset document for detail.

#### A typical hardware memory map on an X86 platform is like below:

```
PCI Express: 0xE0000000 - 0x100000000
IO APIC: 0xFEC00000 - 0x4000
MCH BAR: 0xFED10000 - 0x8000
DMI BAR: 0xFED18000 - 0x1000
EGP BAR: 0xFED19000 - 0x1000
RCBA: 0xFED10000 - 0x4000
Intel TXT: 0xFED20000 - 0x20000
TPM: 0xFED40000 - 0x5000
Intel PTT: 0xFED70000 - 0x1000
Intel VTd: 0xFED90000 - 0x4000
Local APIC: 0xFE00000 - 0x100000
Flash: 0xFF000000 - 0x1000000
```

#### Summary

This section gives introduction on memory map from hardware perspective. We discussed how system memory and memory mapped IO look like by using an Intel x86 platform as example.

## Memory Map - Firmware Perspective

In this chapter, we will discuss the memory map from firmware perspective. We will use Platform Initialization (PI) specification as reference.

#### **Memory Map in PI specification (PEI Phase)**

There is no memory map term in PI Pre-EFI-initialization (PEI) phase. The "memory map" concept is reported by in PEI Hand-of-Block (HOB).

The resource HOB is defined in PI specification, vol 3, 5.5 Resource Descriptor HOB. The resource type of the resource description HOB is below: (It is similar as GCD resource type, which will be discussed later.)

- **EFI\_RESOURCE\_SYSTEM\_MEMORY**: Memory that persists out of the HOB producer phase.
- **EFI\_RESOURCE\_MEMORY\_MAPPED\_IO**: Memory-mapped I/O that is programmed in the HOB producer phase.
- EFI\_RESOURCE\_FIRMWARE\_DEVICE: Memory-mapped firmware devices.
- **EFI\_RESOURCE\_MEMORY\_MAPPED\_IO\_PORT**: Memory that is decoded to produce I/O cycles.
- EFI\_RESOURCE\_MEMORY\_RESERVED: Reserved memory address space.

The resource attribute of the resource description HOB is below: (It is similar as UEFI memory map attribute, which will be discussed later.)

- Physical memory attribute: EFI\_RESOURCE\_ATTRIBUTE\_PRESENT, EFI\_RESOURCE\_ATTRIBUTE\_INITIALIZED, EFI\_RESOURCE\_ATTRIBUTE\_TESTED. The memory region exists, has been initialized, or has been tested.
- Physical memory protection attribute:
  - EFI\_RESOURCE\_ATTRIBUTE\_READ\_PROTECTED,
    EFI\_RESOURCE\_ATTRIBUTE\_WRITE\_PROTECTED,
    EFI\_RESOURCE\_ATTRIBUTE\_EXECUTION\_PROTECTED: The memory region is read protected, write protected, or execution protected.
- Memory capability attribute:
  - EFI\_RESOURCE\_ATTRIBUTE\_READ\_PROTECTABLE,
    EFI\_RESOURCE\_ATTRIBUTE\_WRITE\_PROTECTABLE,
    EFI\_RESOURCE\_ATTRIBUTE\_EXECUTION\_PROTECTABLE: The memory supports being protected from processor read, write, or execution.
- Memory capability attribute: EFI\_RESOURCE\_ATTRIBUTE\_UNCACHEABLE, EFI\_RESOURCE\_ATTRIBUTE\_WRITE\_COMBINEABLE, EFI\_RESOURCE\_ATTRIBUTE\_WRITE\_THROUGH\_CACHEABLE, EFI\_RESOURCE\_ATTRIBUTE\_WRITE\_BACK\_CACHEABLE, EFI\_RESOURCE\_ATTRIBUTE\_UNCACHED\_EXPORTED.

The resource descriptor HOB describes the resource properties of all fixed, non-relocatable resource ranges found on the processor host bus during the HOB producer phase. This HOB type

does not describe how memory is used but instead describes the attributes of the physical memory present.

The HOB consumer phase reads all resource descriptor HOBs when it established the initial Global Coherency Domain (GCD) map. The minimum requirement for the HOB producer phase is that executable content in the HOB producer phase report one of the following:

- 1) The resources that are necessary to start the HOB consumer phase
- 2) The fixed resources that are not captured by HOB consumer phase driver components that were started prior to the dynamic system configuration performed by the platform boot-policy phase.

For example, executable content in the HOB producer phase should report any physical memory found during the HOB producer phase. Executable content in the HOB producer phase does not need to report fixed system resources like IO or MMIO, because these fixed resources can be allocated from the GCD by a platform-specific chipset driver loading in the HOB consumer phase prior to the platform boot-policy phase, for example.

In most platforms, once memory initialization is done, the memory reference code (MRC) wrapper will report all system memory. The platform initialization will report all fixed location MMIO instead.

#### A typical resource description HOB on an X86 platform is like below:

```
Resource Descriptor HOBs
 BA=0000000077161000 L=000000000369E000 Attr=00000000003C07 Tested Mem
 BA=000000000000000 L=0000000000000 Attr=000000000003C07 Tested Mem
 BA=000000000000A0000 L=0000000000020000 Attr=00000000000000 Reserved Mem
 \mathtt{BA} = 000000000100000 \quad \mathtt{L} = 0000000077061000 \quad \mathtt{Attr} = 000000000003007 \quad \mathtt{Tested} \; \mathtt{Mem}
 Reserved Mem
 BA=000000007B000000 L=0000000001000000 Attr=0000000000000000
                                                          Reserved Mem
 BA=000000007A800000 L=0000000000800000 Attr=00000000000000 Reserved Mem
 BA=000000007A7FF000 L=000000000001000 Attr=0000000000000 Reserved Mem
 BA=0000000100000000 L=0000000000800000 Attr=00000000003C03 Init Mem
 BA=00000000FED10000 L=0000000000000000 Attr=0000000000000 MMIO
 BA=00000000FED18000 L=000000000000000 Attr=000000000000403 MMIO
 BA=00000000FED19000 L=000000000000000 Attr=000000000000403 MMIO
 BA=00000000FED84000 L=000000000000000 Attr=00000000000403 MMIO
 BA=00000000E0000000 L=0000000010000000 Attr=00000000000403 MMIO
 BA=00000000FEC00000 L=000000000001000 Attr=000000000000403 MMIO
 BA=00000000FED00000 L=00000000000000 Attr=000000000000000
 BA=00000000FED1C000 L=00000000000000 Attr=000000000000000
 BA=00000000FEE00000 L=000000000001000 Attr=00000000000403
                                                          MMIO
 BA=00000000FFA00000 L=0000000000600000 Attr=00000000000403
                                                          MMIO
______
```

Besides resource descriptor HOB, firmware volume HOB details the location of firmware volumes that contain firmware files, and firmware volume2 HOB details the location of a firmware volume which was extracted from a file within another firmware volume. By recording the volume and file name, the HOB consumer phase can avoid processing the same file again.

#### A typical firmware volume HOB on an X86 platform is like below:

```
BA=000000007847A000 L=000000000CF00000

FV2 HOBs

BA=000000007847A000 L=000000000CF0000 Fv={00000000-0000-0000-0000-000000000000}

File={9E21FD93-9C72-4C15-8C4B-E77F1DB2D792}
```

The resource descriptor HOB does not describe how memory is used. This work is done by memory allocation HOB. It describes all memory ranges used during the HOB producer phase that exist outside the HOB list. This HOB type describes how memory is used, not the physical attributes of memory.

The HOB consumer phase does not make assumptions about the contents of the memory that is allocated by the memory allocation HOB, and it will not move the data unless it has explicit knowledge of the memory allocation HOB's Name (EFI\_GUID). Memory may be allocated in either the HOB producer phase memory area or other areas of present and initialized system memory.

A HOB consumer phase driver that corresponds to the specific Name GUIDed memory allocation HOB can parse the HOB list to find the specifically named memory allocation HOB and then manipulate the memory space as defined by the usage model for that GUID. For example:

- 1) BSP stack memory allocation HOB
- 2) BSP store memory allocation HOB
- 3) Memory allocation module HOB

#### A typical memory allocation HOB on an X86 platform is like below:

|                                    |                                         | :======================================     |
|------------------------------------|-----------------------------------------|---------------------------------------------|
| Memory Allocation HOBs             | 3                                       |                                             |
| BA=00000000783D0000                | L=0000000000020000                      | Name={4ED4BF27-4092-42E9-807D-527B1D00C9BD} |
| BS Data (STACK)                    |                                         |                                             |
| BA=000000007A150000                | L=0000000000001000                      | Name={00000000-0000-0000-0000-0000000000000 |
| BS Code                            | - 0000000000000000000000000000000000000 |                                             |
| BA=000000007A14F000                | L=0000000000001000                      | Name={0000000-0000-0000-0000-00000000000000 |
| BS Data<br>BA=000000007A139000     | L=0000000000016000                      | Name={00000000-0000-0000-0000-0000000000000 |
| BS Data                            | T-0000000000010000                      | Name-{0000000-0000-0000-0000-0000000000000  |
| BA=00000000FED10000                | L=00000000000008000                     | Name={00000000-0000-0000-0000-0000000000000 |
| Loader Code                        |                                         |                                             |
| BA=00000000FED18000                | L=0000000000001000                      | Name={00000000-0000-0000-0000-0000000000000 |
| Loader Code                        |                                         |                                             |
| BA=00000000FED19000                | L=0000000000001000                      | Name={00000000-0000-0000-0000-0000000000000 |
| Loader Code                        |                                         |                                             |
| BA=00000000FED84000                | L=0000000000001000                      | Name={00000000-0000-0000-0000-0000000000000 |
| Loader Code                        | T 0000000010000000                      | ** (0000000 0000 0000 0000 000000000000     |
| BA=00000000E0000000<br>Loader Code | L=0000000010000000                      | Name={00000000-0000-0000-0000-0000000000000 |
| BA=00000000FEC00000                | L=00000000000001000                     | Name={00000000-0000-0000-0000-0000000000000 |
| Loader Code                        | T-000000000000000000000000000000000000  | Name-{0000000 0000 0000 0000 00000000000000 |
| BA=00000000FED00000                | L=0000000000004000                      | Name={00000000-0000-0000-0000-0000000000000 |
| Loader Code                        |                                         | ,                                           |
| BA=00000000FED1C000                | L=0000000000004000                      | Name={0000000-0000-0000-0000-00000000000000 |
| Loader Code                        |                                         |                                             |
| BA=00000000FEE00000                | L=0000000000001000                      | Name={00000000-0000-0000-0000-0000000000000 |
| Loader Code                        |                                         |                                             |
| BA=00000000FFA00000                | L=0000000000600000                      | Name={00000000-0000-0000-0000-0000000000000 |
| Loader Code                        |                                         |                                             |

```
BS Data
..... (Skip lots of BS Data entries)
BS Data
BS Data
BA=00000000783F0000 L=00000000008A000 Name={F8E21975-0899-4F58-A4BE-5525A9C6D77A}
BS Code (MODULE)
BS Data
BS Data
BS Data
```

### **Memory Map in PI specification (DXE Phase)**

The firmware need to have a way to manage all hardware memory map. This is defined by PI specification Volume 2, 7.2 Global Coherency Domain Services (GCD). The GCD Services are used to manage the memory and I/O resources visible to the boot processor, including GCD memory space map, and GCD IO space map. GCD memory services include following functions to manage memory resource: AddMemorySpace(), AllocateMemorySpace(), FreeMemorySpace(), RemoveMemorySpace(), SetMemorySpaceAttributes() and SetMemorySpaceCapabilities(). GCD memory services include following functions to retrace GCD memory space map: GetMemorySpaceDescriptor(), GetMemorySpaceMap().

The GCD memory map defines below 4 types. (It is different with UEFI memory map, which will be discussed later)

- **EfiGcdMemoryTypeNonExistent**: A memory region that is visible to the boot processor. However, there are no system components that are currently decoding this memory region.
- **EfiGcdMemoryTypeReserved**: A memory region that is visible to the boot processor. This memory region is being decoded by a system component, but the memory region is not considered to be either system memory or memory-mapped I/O.
- **EfiGcdMemoryTypeSystemMemory**: A memory region that is visible to the boot processor. A memory controller is currently decoding this memory region and the memory controller is producing a tested system memory region that is available to the memory services.
- **EfiGcdMemoryTypeMemoryMappedIo**: A memory region that is visible to the boot processor. This memory region is currently being decoded by a component as memory-mapped I/O that can be used to access I/O devices in the platform.

GCD memory map does not describe how system memory is used, but instead describes the location of each memory region including system memory and memory mapped IO. GCD memory map is invisible to OS. It is for firmware internal usage only.

The GCD memory space map is initialized from the HOB list that is passed to the entry point of the DXE Foundation. GCD memory space map must reflect the memory regions described in the HOB list. A platform may have driver to add more memory regions which is not needed to be reported in PEI phase. For example, PciHostBridge driver may add MMIO for PCI express configuration space and add MMIO for PCI BAR.

#### A typical GCD memory map on an X86 platform is like below:

|                   |                   |      | Ŭ         |                  |        |
|-------------------|-------------------|------|-----------|------------------|--------|
| Dana Addana       | End Address       | Ш    | RXRWCWWWU | T                | D      |
| Base Address      | End Address       |      | TPPPEBTCC |                  | Device |
|                   | -000000000009FFFF |      |           |                  |        |
| 000000000000A0000 | -00000000000BFFFF | RSVD | 0         |                  |        |
| 00000000000c0000  | -00000000000FFFFF | NE   |           |                  |        |
| 0000000000100000  | -000000007A7FEFFF | SYS  | 01000     | 000000007A15EE18 |        |
| 000000007A7FF000  | -000000007E7FFFF  | RSVD | 0         |                  |        |
| 000000007E800000  | -000000007E80FFFF | MMIO | 0         | 0000000076A31318 |        |
| 000000007E810000  | -000000007E81FFFF | MMIO | 0         | 00000000769D6918 |        |
|                   | -000000007FFFFFF  |      |           |                  |        |
|                   | -00000000911FFFFF |      |           | 0000000077697798 |        |
| 0000000091200000  | -00000000DFFFFFF  | MMIO | 0         |                  |        |
| 00000000E0000000  | -00000000E00F7FFF | MMIO | 01        | 000000007A15EE18 |        |
|                   | -00000000E00F8FFF |      |           |                  |        |
|                   | -00000000EFFFFFF  |      | 01        | 000000007A15EE18 |        |
|                   | -00000000FE100FFF |      |           |                  |        |
|                   | -00000000FE112FFF |      | 0         | 0000000077240318 |        |
|                   | -00000000FEBFFFFF |      |           |                  |        |
|                   | -00000000FEC00FFF |      | 01        | 000000007A15EE18 |        |
|                   | -00000000FECFFFFF |      |           |                  |        |
|                   | -00000000FED03FFF |      | 01        | 000000007A15EE18 |        |
|                   | -00000000FED0FFFF |      |           |                  |        |
|                   | -00000000FED19FFF |      | 01        | 000000007A15EE18 |        |
|                   | -00000000FED1BFFF |      |           |                  |        |
|                   | -00000000FED1FFFF |      | 11        | 000000007A15EE18 |        |
|                   | -00000000FED83FFF |      |           |                  |        |
|                   | -00000000FED84FFF |      | 01        | 000000007A15EE18 |        |
|                   | -00000000FEDFFFFF |      |           |                  |        |
|                   | -00000000FEE00FFF |      | 01        | 000000007A15EE18 |        |
|                   | -00000000FF9FFFF  |      |           |                  |        |
|                   | -00000000FFA1FFFF |      |           | 000000007A15EE18 |        |
|                   | -00000000FFFFFFF  |      |           |                  |        |
|                   | -00000001007FFFFF |      | 01000     | 000000007A15EE18 |        |
| 0000000100800000  | -0000007FFFFFFFF  | NE   |           |                  |        |

### **Memory Map in UEFI specification**

As GCD only describes the location of each memory region, we need services to allocate/free system memory. There are defined in UEFI specification 6.2 Memory Allocation Services. During preboot, all components (including executing EFI images) must cooperate with the firmware by allocating and freeing memory from the system with the functions AllocatePages(), AllocatePool(), FreePages(), and FreePool(). The firmware dynamically maintains the memory map as these functions are called.

When memory is allocated, it is "typed" according to the values in EFI\_MEMORY\_TYPE. The meaning of memory type is defined in UEFI specification Table 25. Memory Type Usage before ExitBootServices(). Some important types are below:

- **EfiReservedMemoryType**: no used by OS. According to ACPI specification, one of possible reasons a BIOS need this memory type is: the address range contains RAM in use by the ROM.
- **EfiLoaderCode/EfiLoaderData**: Used for UEFI application.
- EfiBootServicesCode/EfiBootServicesData: Used for UEFI boot services driver.
- **EfiRuntimeServicesCode/EfiRuntimeServicesData**: Used for UEFI runtime services driver
- **EfiACPIReclaimMemory**: Used for most ACPI tables. The memory is to be preserved by the loader and OS until ACPI in enabled. Once ACPI is enabled, the memory in this range is available for general use.
- **EfiACPIMemoryNVS**: Address space reserved for use by the firmware (for example ACPI FACS). The OS and loader must preserve this memory range in the working and ACPI S1–S3 states.
- **EfiMemoryMappedIO**: Used by system firmware to request that a memory-mapped IO region be mapped by the OS to a virtual address so it can be accessed by EFI runtime services. The OS does not use this memory. All system memory-mapped I/O port space information should come from ACPI tables.

**NOTE**: EfiMemoryMappedIO cannot be allocated by UEFI memory allocation services. It is only used in GetMemoryMap() interface, which will be discussed in next chapter.

#### **Summary**

This section gives introduction on memory map from firmware perspective. We discussed resource description HOB in PEI phase and GCD memory map in DXE phase.

## Memory Map - OS Perspective

In this chapter, we will discuss the memory map from OS perspective. OS may use UEFI specification and ACPI specification defined method to get memory map information.

#### **Memory Map in UEFI specification**

EFI enabled systems use the UEFI GetMemoryMap() boot services function to convey memory resources to the OS loader. These resources must then be conveyed by the OS loader to OSPM.

The GetMemoryMap() interface returns an array of UEFI memory descriptors. These memory descriptors define a system memory map of all the installed RAM, and of physical memory ranges reserved by the firmware. Each descriptor contains memory base and size at page level, as well as memory type and attributes.

The meaning of memory type is introduced in last chapter. The meaning of memory attributes is also defined in UEFI specification - Memory Attribute Definitions. The attributes are classified below:

- Memory cache ability attribute: EFI\_MEMORY\_UC, EFI\_MEMORY\_WC, EFI\_MEMORY\_WT, EFI\_MEMORY\_WB, EFI\_MEMORY\_UCE. It means the memory region supports to be configured as cache attributes. On x86 system, those attributes can be set to CPU MSR. (see [IA32SDM] for detail).
- Physical memory protection attribute: EFI\_MEMORY\_WP, EFI\_MEMORY\_RP, EFI\_MEMORY\_XP. It means the memory region supports to be configured as write-protected, read-protected, or execution-protected by system hardware. On x86 system, those attributes can be set to CPU page table. (see [IA32SDM] for detail)
- **Runtime memory attribute**: EFI\_MEMORY\_RUNTIME. It means the memory region needs to be given a virtual mapping by the operating system when SetVirtualAddressMap() is called.

According to ACPI specification, 15.4 UEFI Assumptions and Limitations, below memory range need to be reported:

- Current system memory configuration
- Chipset-defined address holes that are not being used by devices as reserved.
- Baseboard memory-mapped I/O devices, such as APICs, are returned as reserved.
- All occurrences of the system firmware are mapped as reserved. Including the areas below 1 MB, at 16 MB (if present), and at end of the 4-GB address space.
- All of lower memory is reported as normal memory. The OS must handle standard RAM locations that are reserved for specific uses, such as the interrupt vector table (0:0) and the BIOS data area (40:0).
- Memory mapped I/O and memory mapped I/O port space allowed for virtual mode calls to UEFI run-time functions.

Below memory range does not need to be reported:

- Memory mapping of PCI devices, ISA Option ROMs, and ISA Plug and Play cards.
  Because the OS has mechanisms available to detect them. For example, PCI BAR MMIO
  can be got by standard PCI bus enumeration. On-board device (e.g. TPM) MMIO could
  be got by ACPI \_CRS method.
- Standard PC address ranges are not reported. For example, video memory at 0xA0000 to 0xBFFFF physical addresses are not described by this function.

#### A typical UEFI memory map on an X86 platform is like below:

```
______
                                    # Pages
Type
                      End
                                                 Attributes
        BS Code
00000000003D000-00000000057FFF 000000000001B 00000000000F
BS Code
Reserved
        000000000058000-000000000058FFF 0000000000001 0000000000000F
BS Code
        000000000060000-00000000087FFF 00000000000028 000000000000F
        BS Data
BS Code
        000000000089000-00000000009EFFF 0000000000016 000000000000F
        Reserved
BS Code
        000000010000000-00000001000AFFF 0000000000000B 000000000000F
Available 000000001000B000-000000006AAFCFFF 00000000005AAF2 00000000000000F
        00000006AAFD000-00000006AFAAFFF 00000000004AE 000000000000F
BS Data
Available 000000006AFAB000-00000006AFDBFFF 00000000000031 000000000000F
        000000006AFDC000-00000006B1BDFFF 000000000001E2 000000000000F
BS Data
ACPI Recl 000000006B1BE000-000000006B1DCFFF 0000000000001F 0000000000000F
BS Data
        00000006B1DD000-00000006B26DFFF 00000000000091 0000000000000F
Available 00000006B26E000-000000006B2ABFFF 0000000000003E 0000000000000F
BS Data
        00000006B2AC000-00000006B2BCFFF 00000000000011 0000000000000F
Available 000000006B2BD000-000000006C27BFFF 00000000000FBF 000000000000F
BS Data
        000000006C27C000-00000006C2CEFFF 00000000000053 000000000000F
Available 00000006C2CF000-00000006C2D2FFF 00000000000004 0000000000000F
BS Data
        000000006C2D3000-00000006C431FFF 0000000000015F 000000000000F
LoaderCode 00000006C432000-00000006C50DFFF 00000000000DC 0000000000000F
BS Data
        000000006C50E000-00000006C933FFF 00000000000426 0000000000000F
BS Code
        000000006C934000-0000000075F49FFF 00000000009616 0000000000000F
..... (Skip lots of BS Data/BS Code entries)
        00000000776E5000-0000000776E8FFF 00000000000004 00000000000000
BS Data
BS Code
        0000000776E9000-00000007770AFFF 00000000000022 000000000000F
BS Data
        000000007770B000-000000007770BFFF 00000000000001 000000000000F
        000000007770c000-0000000077713FFF 00000000000008 000000000000F
BS Code
        0000000077714000-0000000077718FFF 0000000000005 0000000000000F
BS Data
BS Code
        000000077719000-000000077726FFF 0000000000000E 000000000000F
        0000000077727000-000000007772BFFF 00000000000005 0000000000000F
BS Data
BS Code
        000000007772C000-000000077733FFF 00000000000008 0000000000000F
BS Data
        0000000077734000-0000000077736FFF 00000000000003 0000000000000F
BS_Code
        0000000077737000-000000077744FFF 0000000000000E 000000000000F
BS Data
        0000000077745000-0000000077745FFF 0000000000001 0000000000000F
BS_Code
        0000000077746000-0000000077748FFF 0000000000003 0000000000000F
BS Data
        0000000077749000-00000007A14FFFF 00000000002A07 0000000000000F
BS Code
        000000007A150000-000000007A150FFF 00000000000001 0000000000000F
BS Data
        000000007A151000-000000007A15FFFF 0000000000000F 000000000000F
RT Code
        00000007A160000-00000007A22FFFF 0000000000000 800000000000F
        000000007A230000-00000007A24FFFF 00000000000000 800000000000F
RT Data
Reserved
        00000007A250000-00000007A74FFFF 0000000000500 0000000000000F
        00000007A750000-00000007A767FFF 0000000000018 0000000000000F
ACPI NVS
Reserved
        00000007A768000-000000007A768FFF 0000000000001 0000000000000F
        000000007A769000-000000007A7B5FFF 00000000000004D 0000000000000F
ACPI NVS
ACPI Rec1 000000007A7B6000-000000007A7E2FFF 00000000000000D 0000000000000F
BS Data
        00000007A7E3000-00000007A7FEFFF 0000000000001C 000000000000F
```

### **Memory Map in ACPI specification**

Besides UEFI GetMemoryMap(), ACPI specification defines a legacy way to report memory map on IA-PC-based system, it is named as INT15 E820H function call, or E820 table. E820 table is only needed to support legacy OS, so it can be derived from UEFI GetMemoryMap(). In EDKII, this is done by compatibility support module (CSM) in LegacyBiosBuildE820() in <a href="https://svn.code.sf.net/p/edk2/code/trunk/edk2/IntelFrameworkModulePkg/Csm/LegacyBiosDxe/LegacyBootSupport.c">https://svn.code.sf.net/p/edk2/code/trunk/edk2/IntelFrameworkModulePkg/Csm/LegacyBiosDxe/LegacyBootSupport.c</a>

According to ACPI specification, 15.2 E820 Assumptions and Limitations, rule of E820 table is similar as UEFI GetMemoryMap. The difference is that E820 table does not have runtime concept, so memory mapped I/O and memory mapped I/O port space allowed for virtual mode calls to UEFI run-time functions does not exist.

#### A typical E820 memory map on an X86 platform is like below:

Besides E820 table, ACPI specification requires each device node to report current resource by using \_CRS method. \_CRS can return any resource, including Memory, IO, IRQ, etc. If an MMIO not assigned to standard PCI MMIO bar, it should be reported here.

#### Sample memory resource returned by ASL \_CRS on an X86 platform is below:

### **Memory Map in S3 resume**

There is no UEFI memory map for S3 resume, because S3 resume only has PEI phase.

### Memory Map in S4 resume

The memory map should NOT be changed in S4 resume phase, because OS restores the system memory from disk directly. So the best way is to keep the ReservedMemory, ACPINvs, ACPIReclaim, RuntimeCode, RuntimeData region be same. The easiest way is to have a big enough range to put memory with same type together. It means there is only one entry in final memory map, so there is no fragmentation.

In EDKII, DXE Core has capability to pre-allocate a BIN for each above type. See below figure 5. The BIN location is reserved in PEI phase, so that BIN is in highest system memory below 4G.



The BIN data structure is stored in gMemoryTypeInformation at

https://svn.code.sf.net/p/edk2/code/trunk/edk2/MdeModulePkg/Core/Dxe/Mem/Page.c

During first boot, platform need report MemoryTypeInformation HOB to try to allocate BIN for each of those types. MRC wrapper may get this information to reserve BIN range, and allocate memory for PEI core below BIN. DXE core gets this HOB and pre-allocate BIN for each type. Then if DXE core gets request to allocate memory for this type, DXE core will find the free memory in BIN first. Only if there is no enough memory in BIN, DXE core will allocate free memory outside BIN. DXE core also create UEFI configuration table for the MemoryTypeInformation to record the memory usage in current boot.

Then in BDS after ReadyToBoot event, BdsSetMemoryTypeInformationVariable() will check if BIN can hold the current allocated pages, by comparing the memory information in variable (BIN usage) and in UEFI configuration table (current usage).

 $\frac{https://svn.code.sf.net/p/edk2/code/trunk/edk2/IntelFrameworkModulePkg/Library/GenericBdsLib/BdsMisc.c}{ib/BdsMisc.c}$ 

If all BIN can hold current pages, that means there is no fragmentation in memory page. If some BIN is smaller than current allocated pages, that means there is fragmentation.

BdsSetMemoryTypeInformationVariable() will set MemoryTypeInformation variable to save the expected BIN size, then reset system. During next boot, platform can get

MemoryTypeInformation variable and report updated MemoryTypeInformation HOB. Then the BIN should be big enough. See below figure 6 for the flow.



A sample Memory Type Information reporting (BIN not big enough and reset required) on an X86 platform is below:

| Memory | Previous | Current  | Next     |
|--------|----------|----------|----------|
| Type   | Pages    | Pages    | Pages    |
| =====  | =======  | =======  |          |
| 09     | 00000048 | 00000045 | 00000048 |
| 0A     | 0000004D | 00000052 | 00000066 |
| 00     | 00000500 | 00000307 | 00000500 |
| 06     | 00000020 | 0000001B | 00000020 |
| 05     | 000000D0 | 0000009E | 000000D0 |
|        |          |          |          |

A sample Memory Type Information reporting (BIN big enough and reset not required) on an X86 platform is below:

| Memory | Previous | Current  | Next    |
|--------|----------|----------|---------|
| Type   | Pages    | Pages    | Pages   |
| =====  | =======  | =======  | ======  |
| 09     | 00000048 | 00000045 | 0000048 |
| 0A     | 00000066 | 00000052 | 0000066 |
| 00     | 00000500 | 00000307 | 0000500 |
| 06     | 00000020 | 0000001B | 0000020 |
| 05     | 000000D0 | 0000009E | 00000D0 |
| ====== |          |          |         |

### Put it all together

The platform has memory map from hardware perspective. During firmware boot, a silicon driver need initialize system memory and report system memory location by resource description HOB in PEI phase. The PEI driver may also report MMIO information by resource description HOB. In DXE phase, DXE core consumes the resource description HOB, builds GCD memory map, and provide GCD services to manage all system memory and MMIO. A DXE phase platform driver may have capability to add more MMIO resource or system memory resource. DXE core also provides system memory management and builds UEFI memory map to operating system. If a platform boots to a UEFI OS, the UEFI OS loader will call GetMemoryMap() and convey the information to OS kernel. If a platform boots to a legacy OS, the CSM module will create E820 table from UEFI GetMemoryMap(). The legacy OS loader will call INT15 E820 function to get the information and convey to OS kernel.

#### **Summary**

This section gives introduction on memory map from OS perspective. We discussed memory type in UEFI/PI/ACPI specification and how platform BIOS report the memory map. We also discussed the S4 requirement for memory map.

## **Conclusion**

Memory map is important information from firmware to OS. This paper describes how memory map is constructed from firmware and how firmware conveys this message to OS.

## **Glossary**

ACPI – Advanced Configuration and Power Interface. The specification defines a new interface to the system board that enables the operating system to implement operating system-directed power management and system configuration.

MMIO – Memory Mapped I/O.

PI – Platform Initialization. Volume 1-5 of the UEFI PI specifications.

UEFI – Unified Extensible Firmware Interface. Firmware interface between the platform and the operating system. Predominate interfaces are in the boot services (BS) or pre-OS. Few runtime (RT) services.

## References

[ACPI] ACPI specification, Version 5.1 www.uefi.org

[EDK2] UEFI Developer Kit www.tianocore.org

[IA32SDM] Intel® 64 and IA-32 Architectures Software Developer's Manual, www.intel.com

[UEFI] Unified Extensible Firmware Interface (UEFI) Specification, Version 2.4.b www.uefi.org

[UEFI Book] Zimmer, et al, "Beyond BIOS: Developing with the Unified Extensible Firmware Interface," 2<sup>nd</sup> edition, Intel Press, January 2011

[UEFI Overview] Zimmer, Rothman, Hale, "UEFI: From Reset Vector to Operating System," Chapter 3 of *Hardware-Dependent Software*, Springer, February 2009

[UEFI PI Specification] UEFI Platform Initialization (PI) Specifications, volumes 1-5, Version 1.3 <a href="https://www.uefi.org">www.uefi.org</a>

#### **Authors**

**Jiewen Yao** (<u>jiewen.yao@intel.com</u>) is an EDKII BIOS architect, EDKII TPM2 module maintainer, ACPI/S3 module maintainer, and FSP package owner with the Software and Services Group at Intel Corporation.

**Vincent J. Zimmer** (<u>vincent.zimmer@intel.com</u>) is a Senior Principal Engineer and chairs the UEFI networking and security sub-team with the Software and Services Group at Intel Corporation.

This paper is for informational purposes only. THIS DOCUMENT IS PROVIDED "AS IS" WITH NO WARRANTIES WHATSOEVER, INCLUDING ANY WARRANTY OF MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE, OR ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION OR SAMPLE. Intel disclaims all liability, including liability for infringement of any proprietary rights, relating to use of information in this specification. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted herein.

Intel, the Intel logo, Intel. leap ahead. and Intel. Leap ahead. logo, and other Intel product name are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright 2015 by Intel Corporation. All rights reserved

